summaryrefslogtreecommitdiffstats
path: root/target/openrisc/cpu.h
diff options
context:
space:
mode:
authorRichard Henderson2018-06-27 17:40:23 +0200
committerStafford Horne2018-07-02 15:31:59 +0200
commitc3513c836e4c19cd7a2a7f691995fdef587cec72 (patch)
treeb503d5ad3b37a4fa9c85e591af9966c260d2e1e8 /target/openrisc/cpu.h
parenttcg: Fix --disable-tcg build breakage (diff)
downloadqemu-c3513c836e4c19cd7a2a7f691995fdef587cec72.tar.gz
qemu-c3513c836e4c19cd7a2a7f691995fdef587cec72.tar.xz
qemu-c3513c836e4c19cd7a2a7f691995fdef587cec72.zip
target/openrisc: Fix mtspr shadow gprs
Missing break when this feature was added in 89e71e873d ("target/openrisc: implement shadow registers"). This was causing strange issues as we get writes into the translation block jump cache and other bits of state. Fixes: 89e71e873d ("target/openrisc: implement shadow registers") Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Stafford Horne <shorne@gmail.com>
Diffstat (limited to 'target/openrisc/cpu.h')
0 files changed, 0 insertions, 0 deletions