Commit message (Expand) | Author | Age | Files | Lines | ||
---|---|---|---|---|---|---|
... | ||||||
* | target/mips: reimplement SC instruction emulation and use cmpxchg | Leon Alrae | 2019-02-14 | 1 | -2/+0 | |
* | target/mips: Provide R/W access to SAARI and SAAR CP0 registers | Yongbok Kim | 2019-01-18 | 1 | -0/+6 | |
* | target/mips: Add CP0 PWCtl register | Yongbok Kim | 2018-10-18 | 1 | -0/+1 | |
* | target/mips: Add CP0 PWSize register | Yongbok Kim | 2018-10-18 | 1 | -0/+1 | |
* | target/mips: Add CP0 PWField register | Yongbok Kim | 2018-10-18 | 1 | -0/+1 | |
* | target/mips: Implement emulation of nanoMIPS ROTX instruction | Matthew Fortune | 2018-08-24 | 1 | -0/+2 | |
* | target/mips: Add segmentation control registers | James Hogan | 2017-07-20 | 1 | -0/+3 | |
* | target-mips: Use clz opcode | Richard Henderson | 2017-01-10 | 1 | -7/+0 | |
* | Move target-* CPU file into a target/ folder | Thomas Huth | 2016-12-20 | 1 | -0/+962 |