diff options
author | Alistair Francis | 2019-08-23 17:21:22 +0200 |
---|---|---|
committer | Palmer Dabbelt | 2019-09-17 17:42:50 +0200 |
commit | 14115b91ddb106b3e05c74c26a056b253ca666ea (patch) | |
tree | ac7036c5ff2914eff1b4fcbc6f9b0b473540d1de | |
parent | target/riscv: Use both register name and ABI name (diff) | |
download | qemu-14115b91ddb106b3e05c74c26a056b253ca666ea.tar.gz qemu-14115b91ddb106b3e05c74c26a056b253ca666ea.tar.xz qemu-14115b91ddb106b3e05c74c26a056b253ca666ea.zip |
target/riscv: Fix mstatus dirty mask
This is meant to mask off the hypervisor bits, but a typo caused it to
mask MPP instead.
Fixes: 1f0419cb04 ("target/riscv: Allow setting mstatus virtulisation bits")
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Reviewed-by: Bin Meng <bmeng.cn@gmail.com>
Signed-off-by: Palmer Dabbelt <palmer@sifive.com>
-rw-r--r-- | target/riscv/csr.c | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/target/riscv/csr.c b/target/riscv/csr.c index 2789215b5e..f767ad24be 100644 --- a/target/riscv/csr.c +++ b/target/riscv/csr.c @@ -335,7 +335,7 @@ static int write_mstatus(CPURISCVState *env, int csrno, target_ulong val) * RV32: MPV and MTL are not in mstatus. The current plan is to * add them to mstatush. For now, we just don't support it. */ - mask |= MSTATUS_MPP | MSTATUS_MPV; + mask |= MSTATUS_MTL | MSTATUS_MPV; #endif } |