summaryrefslogtreecommitdiffstats
path: root/hw/riscv/sifive_e.c
diff options
context:
space:
mode:
authorBin Meng2020-09-03 12:40:12 +0200
committerAlistair Francis2020-09-10 00:54:19 +0200
commit89ece6f76f089bc415fc4b8c78f7dbe74113380c (patch)
treebbebaf8350b1b2ca6d9331782dd7d6b544b853c9 /hw/riscv/sifive_e.c
parenthw/riscv: sifive_u: Connect a DMA controller (diff)
downloadqemu-89ece6f76f089bc415fc4b8c78f7dbe74113380c.tar.gz
qemu-89ece6f76f089bc415fc4b8c78f7dbe74113380c.tar.xz
qemu-89ece6f76f089bc415fc4b8c78f7dbe74113380c.zip
hw/riscv: Move sifive_e_prci model to hw/misc
This is an effort to clean up the hw/riscv directory. Ideally it should only contain the RISC-V SoC / machine codes plus generic codes. Let's move sifive_e_prci model to hw/misc directory. Signed-off-by: Bin Meng <bin.meng@windriver.com> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Message-Id: <1599129623-68957-2-git-send-email-bmeng.cn@gmail.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'hw/riscv/sifive_e.c')
-rw-r--r--hw/riscv/sifive_e.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/hw/riscv/sifive_e.c b/hw/riscv/sifive_e.c
index 36ccfb2071..7f43ed953a 100644
--- a/hw/riscv/sifive_e.c
+++ b/hw/riscv/sifive_e.c
@@ -43,8 +43,8 @@
#include "hw/riscv/sifive_clint.h"
#include "hw/riscv/sifive_uart.h"
#include "hw/riscv/sifive_e.h"
-#include "hw/riscv/sifive_e_prci.h"
#include "hw/riscv/boot.h"
+#include "hw/misc/sifive_e_prci.h"
#include "chardev/char.h"
#include "sysemu/arch_init.h"
#include "sysemu/sysemu.h"