summaryrefslogtreecommitdiffstats
path: root/hw/timer/sh_timer.c
diff options
context:
space:
mode:
authorAlistair Francis2021-08-30 07:34:36 +0200
committerAlistair Francis2021-09-20 23:56:49 +0200
commita714b8aa029c2a6cc0b99a798f4f8b6d4282e711 (patch)
tree90c3c011b203b8e9f7d05b473c3b6101c0f2f209 /hw/timer/sh_timer.c
parenttarget/riscv: Expose interrupt pending bits as GPIO lines (diff)
downloadqemu-a714b8aa029c2a6cc0b99a798f4f8b6d4282e711.tar.gz
qemu-a714b8aa029c2a6cc0b99a798f4f8b6d4282e711.tar.xz
qemu-a714b8aa029c2a6cc0b99a798f4f8b6d4282e711.zip
hw/intc: sifive_clint: Use RISC-V CPU GPIO lines
Instead of using riscv_cpu_update_mip() let's instead use the new RISC-V CPU GPIO lines to set the timer and soft MIP bits. Signed-off-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Bin Meng <bmeng.cn@gmail.com> Tested-by: Bin Meng <bmeng.cn@gmail.com> Reviewed-by: LIU Zhiwei <zhiwei_liu@c-sky.com> Message-id: 946e1ef5e268b24084c7ddad84c146de62a56736.1630301632.git.alistair.francis@wdc.com
Diffstat (limited to 'hw/timer/sh_timer.c')
0 files changed, 0 insertions, 0 deletions