diff options
| author | Peter Maydell | 2021-08-16 20:03:05 +0200 |
|---|---|---|
| committer | Peter Maydell | 2021-08-26 18:02:01 +0200 |
| commit | 8e228c9e4bcfea634e7ee404f4d13136d2072c71 (patch) | |
| tree | dc82dfa1366d417dd3f1fe3c6e35365104ced5b7 /linux-user/arm | |
| parent | target/arm: Implement HSTR.TTEE (diff) | |
| download | qemu-8e228c9e4bcfea634e7ee404f4d13136d2072c71.tar.gz qemu-8e228c9e4bcfea634e7ee404f4d13136d2072c71.tar.xz qemu-8e228c9e4bcfea634e7ee404f4d13136d2072c71.zip | |
target/arm: Implement HSTR.TJDBX
In v7A, the HSTR register has a TJDBX bit which traps NS EL0/EL1
access to the JOSCR and JMCR trivial Jazelle registers, and also BXJ.
Implement these traps. In v8A this HSTR bit doesn't exist, so don't
trap for v8A CPUs.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20210816180305.20137-3-peter.maydell@linaro.org
Diffstat (limited to 'linux-user/arm')
0 files changed, 0 insertions, 0 deletions
