diff options
author | Peter Maydell | 2016-01-21 15:15:07 +0100 |
---|---|---|
committer | Peter Maydell | 2016-01-21 15:15:07 +0100 |
commit | 5ce4ff6502fc6ae01a30c3917996c6c41be1d176 (patch) | |
tree | b783ff9e3411b885723de064cc41b9c21c4edd6e /target-arm/cpu.h | |
parent | target-arm: Implement cpu_get_phys_page_attrs_debug (diff) | |
download | qemu-5ce4ff6502fc6ae01a30c3917996c6c41be1d176.tar.gz qemu-5ce4ff6502fc6ae01a30c3917996c6c41be1d176.tar.xz qemu-5ce4ff6502fc6ae01a30c3917996c6c41be1d176.zip |
target-arm: Support multiple address spaces in page table walks
If we have a secure address space, use it in page table walks:
when doing the physical accesses to read descriptors, make them
through the correct address space.
(The descriptor reads are the only direct physical accesses
made in target-arm/ for CPUs which might have TrustZone.)
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Acked-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
Diffstat (limited to 'target-arm/cpu.h')
-rw-r--r-- | target-arm/cpu.h | 9 |
1 files changed, 9 insertions, 0 deletions
diff --git a/target-arm/cpu.h b/target-arm/cpu.h index ee873b7079..5f8134296b 100644 --- a/target-arm/cpu.h +++ b/target-arm/cpu.h @@ -2003,6 +2003,15 @@ static inline int arm_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) { return attrs.secure ? ARMASIdx_S : ARMASIdx_NS; } + +/* Return the AddressSpace to use for a memory access + * (which depends on whether the access is S or NS, and whether + * the board gave us a separate AddressSpace for S accesses). + */ +static inline AddressSpace *arm_addressspace(CPUState *cs, MemTxAttrs attrs) +{ + return cpu_get_address_space(cs, arm_asidx_from_attrs(cs, attrs)); +} #endif #endif |