diff options
author | Richard Henderson | 2019-03-01 21:04:57 +0100 |
---|---|---|
committer | Peter Maydell | 2019-03-05 16:55:08 +0100 |
commit | 2fba34f70d9a81bab56e61bb99a4d6632bdfe531 (patch) | |
tree | 4a8c458fca25a67e2bab86fd93d19c8a40939fa7 /target/arm/cpu.h | |
parent | target/arm: Add set/clear_pstate_bits, share gen_ss_advance (diff) | |
download | qemu-2fba34f70d9a81bab56e61bb99a4d6632bdfe531.tar.gz qemu-2fba34f70d9a81bab56e61bb99a4d6632bdfe531.tar.xz qemu-2fba34f70d9a81bab56e61bb99a4d6632bdfe531.zip |
target/arm: Rearrange disas_data_proc_reg
This decoding more closely matches the ARMv8.4 Table C4-6,
Encoding table for Data Processing - Register Group.
In particular, op2 == 0 is now more than just Add/sub (with carry).
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20190301200501.16533-7-richard.henderson@linaro.org
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'target/arm/cpu.h')
0 files changed, 0 insertions, 0 deletions