diff options
author | Richard Henderson | 2020-03-05 17:09:18 +0100 |
---|---|---|
committer | Peter Maydell | 2020-03-05 17:09:18 +0100 |
commit | 1803d2713b29d85031cc964d545036bda9880f26 (patch) | |
tree | 0625c10eef2377cf19c2432a0dcc1a2074cf9a7e /target/sh4/op_helper.c | |
parent | target/arm: Honor the HCR_EL2.{TVM,TRVM} bits (diff) | |
download | qemu-1803d2713b29d85031cc964d545036bda9880f26.tar.gz qemu-1803d2713b29d85031cc964d545036bda9880f26.tar.xz qemu-1803d2713b29d85031cc964d545036bda9880f26.zip |
target/arm: Honor the HCR_EL2.TSW bit
These bits trap EL1 access to set/way cache maintenance insns.
Buglink: https://bugs.launchpad.net/bugs/1863685
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20200229012811.24129-8-richard.henderson@linaro.org
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'target/sh4/op_helper.c')
0 files changed, 0 insertions, 0 deletions