summaryrefslogtreecommitdiffstats
path: root/tests/data
diff options
context:
space:
mode:
authorJonathan Cameron2022-06-08 16:54:37 +0200
committerMichael S. Tsirkin2022-06-10 01:32:49 +0200
commit7bd1900b365b5e7ae498cf9c915867fcaa5296fc (patch)
tree0363346827bc657e5514013790fd3c299ff13220 /tests/data
parenttests/acpi: Allow modification of q35 CXL CEDT table. (diff)
downloadqemu-7bd1900b365b5e7ae498cf9c915867fcaa5296fc.tar.gz
qemu-7bd1900b365b5e7ae498cf9c915867fcaa5296fc.tar.xz
qemu-7bd1900b365b5e7ae498cf9c915867fcaa5296fc.zip
pci/pci_expander_bridge: For CXL HB delay the HB register memory region setup.
As the CXLState will no long be accessible via MachineState at time of PXB_CXL realization, come back later from the machine specific code to fill in the missing memory region setup. Only at this stage is it possible to check if cxl=on, so that check is moved to this later point. Note that for multiple host bridges, the allocation order of the register spaces is changed. This will be reflected in ACPI CEDT. Stubs are added to handle case of CONFIG_PXB=n for machines that call these functions. The bus walking logic is common to all machines so add a utility function + stub to cxl-host*. Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Reviewed-by: Ben Widawsky <ben@bwidawsk.net> Message-Id: <20220608145440.26106-6-Jonathan.Cameron@huawei.com> Reviewed-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com>
Diffstat (limited to 'tests/data')
0 files changed, 0 insertions, 0 deletions