summaryrefslogtreecommitdiffstats
path: root/target/mips
Commit message (Expand)AuthorAgeFilesLines
* target/mips: Add I6500 core configurationYongbok Kim2019-01-241-0/+40
* target/mips: nanoMIPS: Fix branch handlingStefan Markovic2019-01-241-0/+12
* target/mips: Extend gen_scwp() functionality to support EVAAleksandar Markovic2019-01-241-4/+6
* target/mips: Correct the second argument type of cpu_supports_isa()Aleksandar Markovic2019-01-242-2/+2
* target/mips: nanoMIPS: Rename macros for extracting 3-bit-coded GPR numbersAleksandar Markovic2019-01-241-13/+13
* target/mips: nanoMIPS: Remove an unused macroAleksandar Markovic2019-01-241-1/+0Star
* target/mips: nanoMIPS: Remove duplicate macro definitionsAleksandar Markovic2019-01-241-10/+0Star
* target/mips: Introduce 32 R5900 multimedia registersFredrik Noring2019-01-182-0/+19
* target/mips: Rename 'rn' to 'register_name'Aleksandar Markovic2019-01-181-426/+432
* target/mips: Add CP0 register MemoryMapIDAleksandar Markovic2019-01-182-2/+4
* target/mips: Amend preprocessor constants for CP0 registersAleksandar Markovic2019-01-182-170/+284
* target/mips: Update ITU to utilize SAARI and SAAR CP0 registersYongbok Kim2019-01-182-0/+19
* target/mips: Provide R/W access to SAARI and SAAR CP0 registersYongbok Kim2019-01-185-4/+120
* target/mips: Add fields for SAARI and SAAR CP0 registersYongbok Kim2019-01-182-4/+12
* target/mips: Use preprocessor constants for 32 major CP0 registersAleksandar Markovic2019-01-181-136/+136
* target/mips: Add preprocessor constants for 32 major CP0 registersAleksandar Markovic2019-01-181-0/+32
* target/mips: Move comment containing summary of CP0 registersAleksandar Markovic2019-01-181-81/+84
* avoid TABs in files that only contain a fewPaolo Bonzini2019-01-111-1/+1
* target/mips: Support R5900 three-operand MADD1 and MADDU1 instructionsFredrik Noring2019-01-031-3/+9
* target/mips: Support R5900 three-operand MADD and MADDU instructionsPhilippe Mathieu-Daudé2019-01-031-5/+53
* target/mips: MXU: Add handler for an align instructionAleksandar Markovic2019-01-031-3/+194
* target/mips: MXU: Add handlers for max/min instructionsAleksandar Markovic2019-01-031-21/+279
* target/mips: MXU: Add handlers for logic instructionsAleksandar Markovic2019-01-031-34/+205
* target/mips: MXU: Improve the comment containing MXU overviewAleksandar Markovic2019-01-031-30/+44
* target/mips: MXU: Add generic naming for optn2 constantsAleksandar Markovic2019-01-031-0/+5
* target/mips: MXU: Add missing opcodes/decoding for LX* instructionsAleksandar Markovic2019-01-031-38/+102
* vmstate: constify VMStateFieldMarc-André Lureau2018-11-271-6/+8
* target/mips: Disable R5900 supportAleksandar Markovic2018-11-171-59/+0Star
* target/mips: Rename MMI-related functionsAleksandar Markovic2018-11-171-16/+16
* target/mips: Rename MMI-related opcodesAleksandar Markovic2018-11-171-236/+236
* target/mips: Rename MMI-related masksAleksandar Markovic2018-11-171-10/+10
* target/mips: Guard check_insn with INSN_R5900 checkFredrik Noring2018-11-171-3/+6
* target/mips: Guard check_insn_opc_user_only with INSN_R5900 checkFredrik Noring2018-11-171-4/+12
* target/mips: Fix decoding mechanism of special R5900 opcodesFredrik Noring2018-11-171-4/+50
* target/mips: Fix decoding mechanism of R5900 DIV1 and DIVU1Fredrik Noring2018-11-171-6/+59
* target/mips: Fix decoding mechanism of R5900 MFLO1, MFHI1, MTLO1 and MTHI1Fredrik Noring2018-11-171-11/+40
* target/mips: Amend MXU ASE overview noteAleksandar Markovic2018-10-291-10/+74
* target/mips: Move MXU_EN check one level higherAleksandar Markovic2018-10-291-271/+238Star
* target/mips: Add emulation of MXU instructions S32LDD and S32LDDRCraig Janeczek2018-10-291-7/+47
* target/mips: Add emulation of MXU instructions Q8MUL and Q8MULSUCraig Janeczek2018-10-291-7/+94
* target/mips: Add emulation of MXU instruction D16MACCraig Janeczek2018-10-291-3/+87
* target/mips: Add emulation of MXU instruction D16MULCraig Janeczek2018-10-291-3/+63
* target/mips: Add emulation of MXU instruction S8LDDCraig Janeczek2018-10-291-3/+87
* target/mips: Move MUL, S32M2I, S32I2M handling out of main MXU switchAleksandar Markovic2018-10-291-18/+23
* target/mips: Add emulation of MXU instructions S32I2M and S32M2ICraig Janeczek2018-10-291-6/+85
* target/mips: Add emulation of non-MXU MULL within MXU decoding engineCraig Janeczek2018-10-291-1/+18
* target/mips: Add bit encoding for MXU operand getting pattern 'optn3'Craig Janeczek2018-10-291-0/+10
* target/mips: Add bit encoding for MXU operand getting pattern 'optn2'Craig Janeczek2018-10-291-0/+6
* target/mips: Add bit encoding for MXU execute add/sub pattern 'eptn2'Aleksandar Markovic2018-10-291-0/+6
* target/mips: Add bit encoding for MXU accumulate add/sub 2-bit pattern 'aptn2'Craig Janeczek2018-10-291-0/+6