summaryrefslogblamecommitdiffstats
path: root/arch/arm/boot/dts/stih416-clock.dtsi
blob: 5b4fb838cddb61a71c747cfc05789a80f2f48c27 (plain) (tree)
1
2
3
4
5
6
7
8
9
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495







                                                                       
 

                                           

                


                                     
 


                                                       
                                      


                                                     


                  



















































































































































































































































































































































































































































































                                                                                       

                  






































                                                                                            


























































































































































































                                                                                    






























                                                                                              

          
/*
 * Copyright (C) 2013 STMicroelectronics R&D Limited
 * <stlinux-devel@stlinux.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <dt-bindings/clock/stih416-clks.h>

/ {
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * Fixed 30MHz oscillator inputs to SoC
		 */
		clk_sysin: clk-sysin {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <30000000>;
		};

		/*
		 * ClockGenAs on SASG2
		 */
		clockgen-a@fee62000 {
			reg = <0xfee62000 0xb48>;

			clk_s_a0_pll: clk-s-a0-pll {
				#clock-cells = <1>;
				compatible = "st,clkgena-plls-c65";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-s-a0-pll0-hs",
						     "clk-s-a0-pll0-ls",
						     "clk-s-a0-pll1";
			};

			clk_s_a0_osc_prediv: clk-s-a0-osc-prediv {
				#clock-cells = <0>;
				compatible = "st,clkgena-prediv-c65",
					     "st,clkgena-prediv";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-s-a0-osc-prediv";
			};

			clk_s_a0_hs: clk-s-a0-hs {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c65-hs",
					     "st,clkgena-divmux";

				clocks = <&clk_s_a0_osc_prediv>,
					 <&clk_s_a0_pll 0>, /* PLL0 HS */
					 <&clk_s_a0_pll 2>; /* PLL1 */

				clock-output-names = "clk-s-fdma-0",
						     "clk-s-fdma-1",
						     ""; /* clk-s-jit-sense */
						     /* Fourth output unused */
			};

			clk_s_a0_ls: clk-s-a0-ls {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c65-ls",
					     "st,clkgena-divmux";

				clocks = <&clk_s_a0_osc_prediv>,
					 <&clk_s_a0_pll 1>, /* PLL0 LS */
					 <&clk_s_a0_pll 2>; /* PLL1 */

				clock-output-names = "clk-s-icn-reg-0",
						     "clk-s-icn-if-0",
						     "clk-s-icn-reg-lp-0",
						     "clk-s-emiss",
						     "clk-s-eth1-phy",
						     "clk-s-mii-ref-out";
						     /* Remaining outputs unused */
			};
		};

		clockgen-a@fee81000 {
			reg = <0xfee81000 0xb48>;

			clk_s_a1_pll: clk-s-a1-pll {
				#clock-cells = <1>;
				compatible = "st,clkgena-plls-c65";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-s-a1-pll0-hs",
						     "clk-s-a1-pll0-ls",
						     "clk-s-a1-pll1";
			};

			clk_s_a1_osc_prediv: clk-s-a1-osc-prediv {
				#clock-cells = <0>;
				compatible = "st,clkgena-prediv-c65",
					     "st,clkgena-prediv";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-s-a1-osc-prediv";
			};

			clk_s_a1_hs: clk-s-a1-hs {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c65-hs",
					     "st,clkgena-divmux";

				clocks = <&clk_s_a1_osc_prediv>,
					 <&clk_s_a1_pll 0>, /* PLL0 HS */
					 <&clk_s_a1_pll 2>; /* PLL1 */

				clock-output-names = "", /* Reserved */
						     "", /* Reserved */
						     "clk-s-stac-phy",
						     "clk-s-vtac-tx-phy";
			};

			clk_s_a1_ls: clk-s-a1-ls {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c65-ls",
					     "st,clkgena-divmux";

				clocks = <&clk_s_a1_osc_prediv>,
					 <&clk_s_a1_pll 1>, /* PLL0 LS */
					 <&clk_s_a1_pll 2>; /* PLL1 */

				clock-output-names = "clk-s-icn-if-2",
						     "clk-s-card-mmc-0",
						     "clk-s-icn-if-1",
						     "clk-s-gmac0-phy",
						     "clk-s-nand-ctrl",
						     "", /* Reserved */
						     "clk-s-mii0-ref-out",
						     "clk-s-stac-sys",
						     "clk-s-card-mmc-1";
						     /* Remaining outputs unused */
			};
		};

		/*
		 * ClockGenAs on MPE42
		 */
		clockgen-a@fde12000 {
			reg = <0xfde12000 0xb50>;

			clk_m_a0_pll0: clk-m-a0-pll0 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-0", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a0-pll0-phi0",
						     "clk-m-a0-pll0-phi1",
						     "clk-m-a0-pll0-phi2",
						     "clk-m-a0-pll0-phi3";
			};

			clk_m_a0_pll1: clk-m-a0-pll1 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-1", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a0-pll1-phi0",
						     "clk-m-a0-pll1-phi1",
						     "clk-m-a0-pll1-phi2",
						     "clk-m-a0-pll1-phi3";
			};

			clk_m_a0_osc_prediv: clk-m-a0-osc-prediv {
				#clock-cells = <0>;
				compatible = "st,clkgena-prediv-c32",
					     "st,clkgena-prediv";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a0-osc-prediv";
			};

			clk_m_a0_div0: clk-m-a0-div0 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf0",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a0_osc_prediv>,
					 <&clk_m_a0_pll0 0>, /* PLL0 PHI0 */
					 <&clk_m_a0_pll1 0>; /* PLL1 PHI0 */

				clock-output-names = "", /* Unused */
						     "", /* Unused */
						     "clk-m-fdma-12",
						     "", /* Unused */
						     "clk-m-pp-dmu-0",
						     "clk-m-pp-dmu-1",
						     "clk-m-icm-lmi",
						     "clk-m-vid-dmu-0";
			};

			clk_m_a0_div1: clk-m-a0-div1 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf1",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a0_osc_prediv>,
					 <&clk_m_a0_pll0 1>, /* PLL0 PHI1 */
					 <&clk_m_a0_pll1 1>; /* PLL1 PHI1 */

				clock-output-names = "clk-m-vid-dmu-1",
						     "", /* Unused */
						     "clk-m-a9-ext2f",
						     "clk-m-st40rt",
						     "clk-m-st231-dmu-0",
						     "clk-m-st231-dmu-1",
						     "clk-m-st231-aud",
						     "clk-m-st231-gp-0";
			};

			clk_m_a0_div2: clk-m-a0-div2 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf2",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a0_osc_prediv>,
					 <&clk_m_a0_pll0 2>, /* PLL0 PHI2 */
					 <&clk_m_a0_pll1 2>; /* PLL1 PHI2 */

				clock-output-names = "clk-m-st231-gp-1",
						     "clk-m-icn-cpu",
						     "clk-m-icn-stac",
						     "clk-m-tx-icn-dmu-0",
						     "clk-m-tx-icn-dmu-1",
						     "clk-m-tx-icn-ts",
						     "clk-m-icn-vdp-0",
						     "clk-m-icn-vdp-1";
			};

			clk_m_a0_div3: clk-m-a0-div3 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf3",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a0_osc_prediv>,
					 <&clk_m_a0_pll0 3>, /* PLL0 PHI3 */
					 <&clk_m_a0_pll1 3>; /* PLL1 PHI3 */

				clock-output-names = "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "clk-m-icn-vp8",
						     "", /* Unused */
						     "clk-m-icn-reg-11",
						     "clk-m-a9-trace";
			};
		};

		clockgen-a@fd6db000 {
			reg = <0xfd6db000 0xb50>;

			clk_m_a1_pll0: clk-m-a1-pll0 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-0", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a1-pll0-phi0",
						     "clk-m-a1-pll0-phi1",
						     "clk-m-a1-pll0-phi2",
						     "clk-m-a1-pll0-phi3";
			};

			clk_m_a1_pll1: clk-m-a1-pll1 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-1", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a1-pll1-phi0",
						     "clk-m-a1-pll1-phi1",
						     "clk-m-a1-pll1-phi2",
						     "clk-m-a1-pll1-phi3";
			};

			clk_m_a1_osc_prediv: clk-m-a1-osc-prediv {
				#clock-cells = <0>;
				compatible = "st,clkgena-prediv-c32",
					     "st,clkgena-prediv";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a1-osc-prediv";
			};

			clk_m_a1_div0: clk-m-a1-div0 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf0",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a1_osc_prediv>,
					 <&clk_m_a1_pll0 0>, /* PLL0 PHI0 */
					 <&clk_m_a1_pll1 0>; /* PLL1 PHI0 */

				clock-output-names = "", /* Unused */
						     "clk-m-fdma-10",
						     "clk-m-fdma-11",
						     "clk-m-hva-alt",
						     "clk-m-proc-sc",
						     "clk-m-tp",
						     "clk-m-rx-icn-dmu-0",
						     "clk-m-rx-icn-dmu-1";
			};

			clk_m_a1_div1: clk-m-a1-div1 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf1",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a1_osc_prediv>,
					 <&clk_m_a1_pll0 1>, /* PLL0 PHI1 */
					 <&clk_m_a1_pll1 1>; /* PLL1 PHI1 */

				clock-output-names = "clk-m-rx-icn-ts",
						     "clk-m-rx-icn-vdp-0",
						     "", /* Unused */
						     "clk-m-prv-t1-bus",
						     "clk-m-icn-reg-12",
						     "clk-m-icn-reg-10",
						     "", /* Unused */
						     "clk-m-icn-st231";
			};

			clk_m_a1_div2: clk-m-a1-div2 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf2",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a1_osc_prediv>,
					 <&clk_m_a1_pll0 2>, /* PLL0 PHI2 */
					 <&clk_m_a1_pll1 2>; /* PLL1 PHI2 */

				clock-output-names = "clk-m-fvdp-proc-alt",
						     "clk-m-icn-reg-13",
						     "clk-m-tx-icn-gpu",
						     "clk-m-rx-icn-gpu",
						     "", /* Unused */
						     "", /* Unused */
						     "", /* clk-m-apb-pm-12 */
						     ""; /* Unused */
			};

			clk_m_a1_div3: clk-m-a1-div3 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf3",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a1_osc_prediv>,
					 <&clk_m_a1_pll0 3>, /* PLL0 PHI3 */
					 <&clk_m_a1_pll1 3>; /* PLL1 PHI3 */

				clock-output-names = "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     "", /* Unused */
						     ""; /* clk-m-gpu-alt */
			};
		};

		clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2 {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clocks = <&clk_m_a0_div1 2>;
			clock-div = <2>;
			clock-mult = <1>;
		};

		clockgen-a@fd345000 {
			reg = <0xfd345000 0xb50>;

			clk_m_a2_pll0: clk-m-a2-pll0 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-0", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a2-pll0-phi0",
						     "clk-m-a2-pll0-phi1",
						     "clk-m-a2-pll0-phi2",
						     "clk-m-a2-pll0-phi3";
			};

			clk_m_a2_pll1: clk-m-a2-pll1 {
				#clock-cells = <1>;
				compatible = "st,plls-c32-a1x-1", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a2-pll1-phi0",
						     "clk-m-a2-pll1-phi1",
						     "clk-m-a2-pll1-phi2",
						     "clk-m-a2-pll1-phi3";
			};

			clk_m_a2_osc_prediv: clk-m-a2-osc-prediv {
				#clock-cells = <0>;
				compatible = "st,clkgena-prediv-c32",
					     "st,clkgena-prediv";

				clocks = <&clk_sysin>;

				clock-output-names = "clk-m-a2-osc-prediv";
			};

			clk_m_a2_div0: clk-m-a2-div0 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf0",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a2_osc_prediv>,
					 <&clk_m_a2_pll0 0>, /* PLL0 PHI0 */
					 <&clk_m_a2_pll1 0>; /* PLL1 PHI0 */

				clock-output-names = "clk-m-vtac-main-phy",
						     "clk-m-vtac-aux-phy",
						     "clk-m-stac-phy",
						     "clk-m-stac-sys",
						     "", /* clk-m-mpestac-pg */
						     "", /* clk-m-mpestac-wc */
						     "", /* clk-m-mpevtacaux-pg*/
						     ""; /* clk-m-mpevtacmain-pg*/
			};

			clk_m_a2_div1: clk-m-a2-div1 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf1",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a2_osc_prediv>,
					 <&clk_m_a2_pll0 1>, /* PLL0 PHI1 */
					 <&clk_m_a2_pll1 1>; /* PLL1 PHI1 */

				clock-output-names = "", /* clk-m-mpevtacrx0-wc */
						     "", /* clk-m-mpevtacrx1-wc */
						     "clk-m-compo-main",
						     "clk-m-compo-aux",
						     "clk-m-bdisp-0",
						     "clk-m-bdisp-1",
						     "clk-m-icn-bdisp",
						     "clk-m-icn-compo";
			};

			clk_m_a2_div2: clk-m-a2-div2 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf2",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a2_osc_prediv>,
					 <&clk_m_a2_pll0 2>, /* PLL0 PHI2 */
					 <&clk_m_a2_pll1 2>; /* PLL1 PHI2 */

				clock-output-names = "clk-m-icn-vdp-2",
						     "", /* Unused */
						     "clk-m-icn-reg-14",
						     "clk-m-mdtp",
						     "clk-m-jpegdec",
						     "", /* Unused */
						     "clk-m-dcephy-impctrl",
						     ""; /* Unused */
			};

			clk_m_a2_div3: clk-m-a2-div3 {
				#clock-cells = <1>;
				compatible = "st,clkgena-divmux-c32-odf3",
					     "st,clkgena-divmux";

				clocks = <&clk_m_a2_osc_prediv>,
					 <&clk_m_a2_pll0 3>, /* PLL0 PHI3 */
					 <&clk_m_a2_pll1 3>; /* PLL1 PHI3 */

				clock-output-names = "", /* Unused */
						     ""; /* clk-m-apb-pm-11 */
						     /* Remaining outputs unused */
			};
		};

		/*
		 * A9 PLL
		 */
		clockgen-a9@fdde08b0 {
			reg = <0xfdde08b0 0x70>;

			clockgen_a9_pll: clockgen-a9-pll {
				#clock-cells = <1>;
				compatible = "st,stih416-plls-c32-a9", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;
				clock-output-names = "clockgen-a9-pll-odf";
			};
		};

		/*
		 * ARM CPU related clocks
		 */
		clk_m_a9: clk-m-a9@fdde08ac {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgen-a9-mux", "st,clkgen-mux";
			reg = <0xfdde08ac 0x4>;
			clocks = <&clockgen_a9_pll 0>,
				 <&clockgen_a9_pll 0>,
				 <&clk_m_a0_div1 2>,
				 <&clk_m_a9_ext2f_div2>;
		};

		/*
		 * ARM Peripheral clock for timers
		 */
		arm_periph_clk: clk-m-a9-periphs {
			#clock-cells = <0>;
			compatible = "fixed-factor-clock";
			clocks = <&clk_m_a9>;
			clock-div = <2>;
			clock-mult = <1>;
		};

		/*
		 * Frequency synthesizers on the SASG2
		 */
		clockgen_b0: clockgen-b0@fee108b4 {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs216", "st,quadfs";
			reg = <0xfee108b4 0x44>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-s-usb48",
					     "clk-s-dss",
					     "clk-s-stfe-frc-2",
					     "clk-s-thsens-scard";
		};

		clockgen_b1: clockgen-b1@fe8308c4 {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs216", "st,quadfs";
			reg = <0xfe8308c4 0x44>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-s-pcm-0",
					     "clk-s-pcm-1",
					     "clk-s-pcm-2",
					     "clk-s-pcm-3";
		};

		clockgen_c: clockgen-c@fe8307d0 {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs432", "st,quadfs";
			reg = <0xfe8307d0 0x44>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-s-c-fs0-ch0",
					     "clk-s-c-vcc-sd",
					     "clk-s-c-fs0-ch2";
		};

		clk_s_vcc_hd: clk-s-vcc-hd@fe8308b8 {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgenc-vcc-hd", "st,clkgen-mux";
			reg = <0xfe8308b8 0x4>; /* SYSCFG2558 */

			clocks = <&clk_sysin>,
				 <&clockgen_c 0>;
		};

		/*
		 * Add a dummy clock for the HDMI PHY for the VCC input mux
		 */
		clk_s_tmds_fromphy: clk-s-tmds-fromphy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

		clockgen_c_vcc: clockgen-c-vcc@fe8308ac {
			#clock-cells = <1>;
			compatible = "st,stih416-clkgenc", "st,clkgen-vcc";
			reg = <0xfe8308ac 0xc>; /* SYSCFG2555,2556,2557 */

			clocks = <&clk_s_vcc_hd>,
				 <&clockgen_c 1>,
				 <&clk_s_tmds_fromphy>,
				 <&clockgen_c 2>;

			clock-output-names  = "clk-s-pix-hdmi",
					      "clk-s-pix-dvo",
					      "clk-s-out-dvo",
					      "clk-s-pix-hd",
					      "clk-s-hddac",
					      "clk-s-denc",
					      "clk-s-sddac",
					      "clk-s-pix-main",
					      "clk-s-pix-aux",
					      "clk-s-stfe-frc-0",
					      "clk-s-ref-mcru",
					      "clk-s-slave-mcru",
					      "clk-s-tmds-hdmi",
					      "clk-s-hdmi-reject-pll",
					      "clk-s-thsens";
		};

		clockgen_d: clockgen-d@fee107e0 {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs216", "st,quadfs";
			reg = <0xfee107e0 0x44>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-s-ccsc",
					     "clk-s-stfe-frc-1",
					     "clk-s-tsout-1",
					     "clk-s-mchi";
		};

		/*
		 * Frequency synthesizers on the MPE42
		 */
		clockgen_e: clockgen-e@fd3208bc {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs660-E", "st,quadfs";
			reg = <0xfd3208bc 0xb0>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-m-pix-mdtp-0",
					     "clk-m-pix-mdtp-1",
					     "clk-m-pix-mdtp-2",
					     "clk-m-mpelpc";
		};

		clockgen_f: clockgen-f@fd320878 {
			#clock-cells = <1>;
			compatible = "st,stih416-quadfs660-F", "st,quadfs";
			reg = <0xfd320878 0xf0>;

			clocks = <&clk_sysin>;
			clock-output-names = "clk-m-main-vidfs",
					     "clk-m-hva-fs",
					     "clk-m-fvdp-vcpu",
					     "clk-m-fvdp-proc-fs";
		};

		clk_m_fvdp_proc: clk-m-fvdp-proc@fd320910 {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgenf-vcc-fvdp", "st,clkgen-mux";
			reg = <0xfd320910 0x4>; /* SYSCFG8580 */

			clocks = <&clk_m_a1_div2 0>,
				 <&clockgen_f 3>;
		};

		clk_m_hva: clk-m-hva@fd690868 {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgenf-vcc-hva", "st,clkgen-mux";
			reg = <0xfd690868 0x4>; /* SYSCFG9538 */

			clocks = <&clockgen_f 1>,
				 <&clk_m_a1_div0 3>;
		};

		clk_m_f_vcc_hd: clk-m-f-vcc-hd@fd32086c {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgenf-vcc-hd", "st,clkgen-mux";
			reg = <0xfd32086c 0x4>; /* SYSCFG8539 */

			clocks = <&clockgen_c_vcc 7>,
				 <&clockgen_f 0>;
		};

		clk_m_f_vcc_sd: clk-m-f-vcc-sd@fd32086c {
			#clock-cells = <0>;
			compatible = "st,stih416-clkgenf-vcc-sd", "st,clkgen-mux";
			reg = <0xfd32086c 0x4>; /* SYSCFG8539 */

			clocks = <&clockgen_c_vcc 8>,
				 <&clockgen_f 1>;
		};

		/*
		 * Add a dummy clock for the HDMIRx external signal clock
		 */
		clk_m_pix_hdmirx_sas: clk-m-pix-hdmirx-sas {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

		clockgen_f_vcc: clockgen-f-vcc@fd32086c {
			#clock-cells = <1>;
			compatible = "st,stih416-clkgenf", "st,clkgen-vcc";
			reg = <0xfd32086c 0xc>; /* SYSCFG8539,8540,8541 */

			clocks = <&clk_m_f_vcc_hd>,
				 <&clk_m_f_vcc_sd>,
				 <&clockgen_f 0>,
				 <&clk_m_pix_hdmirx_sas>;

			clock-output-names  = "clk-m-pix-main-pipe",
					      "clk-m-pix-aux-pipe",
					      "clk-m-pix-main-cru",
					      "clk-m-pix-aux-cru",
					      "clk-m-xfer-be-compo",
					      "clk-m-xfer-pip-compo",
					      "clk-m-xfer-aux-compo",
					      "clk-m-vsens",
					      "clk-m-pix-hdmirx-0",
					      "clk-m-pix-hdmirx-1";
		};

		/*
		 * DDR PLL
		 */
		clockgen-ddr@0xfdde07d8 {
			reg = <0xfdde07d8 0x110>;

			clockgen_ddr_pll: clockgen-ddr-pll {
				#clock-cells = <1>;
				compatible = "st,stih416-plls-c32-ddr", "st,clkgen-plls-c32";

				clocks = <&clk_sysin>;
				clock-output-names = "clockgen-ddr0",
						     "clockgen-ddr1";
			};
		};

		/*
		 * GPU PLL
		 */
		clockgen-gpu@fd68ff00 {
			reg = <0xfd68ff00 0x910>;

			clockgen_gpu_pll: clockgen-gpu-pll {
				#clock-cells = <1>;
				compatible = "st,stih416-gpu-pll-c32", "st,clkgengpu-pll-c32";

				clocks = <&clk_sysin>;
				clock-output-names = "clockgen-gpu-pll";
			};
		};
	};
};