summaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/zynq-ep107.dts
diff options
context:
space:
mode:
authorVipul Kumar Samar2012-07-06 12:22:36 +0200
committerShiraz Hashim2012-07-18 06:34:53 +0200
commitd4f513ff12c1d74b379715e78c01002f5d055315 (patch)
treec29bb95a5f7f113d162785d30e7d7d5393cbb8bc /arch/arm/boot/dts/zynq-ep107.dts
parentclk: SPEAr1340: Fix clk enable register for uart1 and i2c1. (diff)
downloadkernel-qcow2-linux-d4f513ff12c1d74b379715e78c01002f5d055315.tar.gz
kernel-qcow2-linux-d4f513ff12c1d74b379715e78c01002f5d055315.tar.xz
kernel-qcow2-linux-d4f513ff12c1d74b379715e78c01002f5d055315.zip
Clk: SPEAr1340: Update sys clock parent array
sys_clk has multiple parents and selection of parent depends on sys_clk_ctrl register bit no. 23:25, with following possibilities 0XX: pll1_clk 10X: sys_synth_clk 110: pll2_clk 111: pll3_clk Out of several possibilities (h/w wise) to select same clock parent for sys_clk, current clock implementation was considering just one value. When bootloader programmed different (valid) value to select a clock parent then Linux breaks. Here, we try to include all possibilities which can lead to same clock selection thus making Linux independent of bootloader selection values. Signed-off-by: Vipul Kumar Samar <vipulkumar.samar@st.com> Signed-off-by: Shiraz Hashim <shiraz.hashim@st.com> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
Diffstat (limited to 'arch/arm/boot/dts/zynq-ep107.dts')
0 files changed, 0 insertions, 0 deletions