diff options
author | Geert Uytterhoeven | 2015-09-30 15:22:15 +0200 |
---|---|---|
committer | Simon Horman | 2016-02-17 06:53:08 +0100 |
commit | a528b4bf1a2ecb756aa65548fd5518fe82fb4648 (patch) | |
tree | f715e062d0bd2879e69ad2bebb30203b01b53ec3 /arch/arm64/boot/dts/renesas/r8a7795.dtsi | |
parent | arm64: dts: r8a7795: use GIC_* defines (diff) | |
download | kernel-qcow2-linux-a528b4bf1a2ecb756aa65548fd5518fe82fb4648.tar.gz kernel-qcow2-linux-a528b4bf1a2ecb756aa65548fd5518fe82fb4648.tar.xz kernel-qcow2-linux-a528b4bf1a2ecb756aa65548fd5518fe82fb4648.zip |
arm64: dts: r8a7795: Add missing properties to CA57 L2 cache node
Add the missing "cache-unified" and "cache-level" properties to the
Cortex-A57 cache-controller node.
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Acked-by: Dirk Behme <dirk.behme@de.bosch.com>
Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
Diffstat (limited to 'arch/arm64/boot/dts/renesas/r8a7795.dtsi')
-rw-r--r-- | arch/arm64/boot/dts/renesas/r8a7795.dtsi | 2 |
1 files changed, 2 insertions, 0 deletions
diff --git a/arch/arm64/boot/dts/renesas/r8a7795.dtsi b/arch/arm64/boot/dts/renesas/r8a7795.dtsi index 832a5665bb27..ea56066c2260 100644 --- a/arch/arm64/boot/dts/renesas/r8a7795.dtsi +++ b/arch/arm64/boot/dts/renesas/r8a7795.dtsi @@ -68,6 +68,8 @@ L2_CA57: cache-controller@0 { compatible = "cache"; + cache-unified; + cache-level = <2>; }; extal_clk: extal { |