summaryrefslogtreecommitdiffstats
path: root/drivers/clk/ingenic
diff options
context:
space:
mode:
authorYixun Lan2017-11-07 15:12:23 +0100
committerJerome Brunet2017-11-27 14:33:38 +0100
commit75eccf5ed83250c0aeaeeb76f7288254ac0a87b4 (patch)
tree7603ed91f756fa2b47e2e6f05b64b7a0e35c7f9c /drivers/clk/ingenic
parentLinux 4.15-rc1 (diff)
downloadkernel-qcow2-linux-75eccf5ed83250c0aeaeeb76f7288254ac0a87b4.tar.gz
kernel-qcow2-linux-75eccf5ed83250c0aeaeeb76f7288254ac0a87b4.tar.xz
kernel-qcow2-linux-75eccf5ed83250c0aeaeeb76f7288254ac0a87b4.zip
clk: meson: gxbb: fix wrong clock for SARADC/SANA
According to the datasheet, in Meson-GXBB/GXL series, The clock gate bit for SARADC is HHI_GCLK_MPEG2 bit[22], while clock gate bit for SANA is HHI_GCLK_MPEG0 bit[10]. Test passed at gxl-s905x-p212 board. The following published datasheets are wrong and should be updated [1] GXBB v1.1.4 [2] GXL v0.3_20170314 Fixes: 738f66d3211d ("clk: gxbb: add AmLogic GXBB clk controller driver") Tested-by: Xingyu Chen <xingyu.chen@amlogic.com> Signed-off-by: Yixun Lan <yixun.lan@amlogic.com> Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'drivers/clk/ingenic')
0 files changed, 0 insertions, 0 deletions