summaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/i915/intel_ddi.c
diff options
context:
space:
mode:
authorDamien Lespiau2012-10-11 16:24:04 +0200
committerDaniel Vetter2012-10-11 22:37:17 +0200
commit39bc66c9371fa6cdb1029e6c1768824f068be913 (patch)
treeeec72949606ec43cab95f18c8504c5f4fdd937ac /drivers/gpu/drm/i915/intel_ddi.c
parentdrm/i915: pipe and planes should be disabled on haswell_crtc_mode_set (diff)
downloadkernel-qcow2-linux-39bc66c9371fa6cdb1029e6c1768824f068be913.tar.gz
kernel-qcow2-linux-39bc66c9371fa6cdb1029e6c1768824f068be913.tar.xz
kernel-qcow2-linux-39bc66c9371fa6cdb1029e6c1768824f068be913.zip
drm/i915: Fix the SCC/SSC typo in the SPLL bits definition
We're talking about Spread Spectrum Clocks here, thus SSC. Signed-off-by: Damien Lespiau <damien.lespiau@intel.com> Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
Diffstat (limited to 'drivers/gpu/drm/i915/intel_ddi.c')
-rw-r--r--drivers/gpu/drm/i915/intel_ddi.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/drivers/gpu/drm/i915/intel_ddi.c b/drivers/gpu/drm/i915/intel_ddi.c
index e79d0db4abf5..a78860a04a56 100644
--- a/drivers/gpu/drm/i915/intel_ddi.c
+++ b/drivers/gpu/drm/i915/intel_ddi.c
@@ -814,7 +814,7 @@ bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
"SPLL already enabled\n");
- val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SCC;
+ val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
} else {
WARN(1, "Invalid DDI encoder type %d\n", type);