summaryrefslogtreecommitdiffstats
path: root/target-mips/exec.h
diff options
context:
space:
mode:
authoraurel322009-03-07 23:10:28 +0100
committeraurel322009-03-07 23:10:28 +0100
commit533d177a98c5f73ba34fd04bf232fac1f44cf168 (patch)
tree81e34aaf24b7e726cf6601c2f8b240088e000147 /target-mips/exec.h
parentWork around QEMU GDB stub suboptimality (diff)
downloadqemu-533d177a98c5f73ba34fd04bf232fac1f44cf168.tar.gz
qemu-533d177a98c5f73ba34fd04bf232fac1f44cf168.tar.xz
qemu-533d177a98c5f73ba34fd04bf232fac1f44cf168.zip
Fix correct reset value for ARM CP15 c1 auxiliary control register
According to ARM Cortex A8 Technical Reference Manual, the reset value for CP15 c1 auxiliary control register is 2, not zero (page 3.12). Signed-off-by: Riku Voipio <riku.voipio@iki.fi> Acked-by: Laurent Desnogues <laurent.desnogues@gmail.com> Signed-off-by: Aurelien Jarno <aurelien@aurel32.net> git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6771 c046a42c-6fe2-441c-8c8c-71466251a162
Diffstat (limited to 'target-mips/exec.h')
0 files changed, 0 insertions, 0 deletions